Paper
30 June 2005 A quarter pixel precision motion estimation architecture for H.264/AVC video coding
Author Affiliations +
Proceedings Volume 5837, VLSI Circuits and Systems II; (2005) https://doi.org/10.1117/12.608240
Event: Microtechnologies for the New Millennium 2005, 2005, Sevilla, Spain
Abstract
H.264/AVC is the most recent and promising international video coding standard developed by the ITU-T Video Coding Experts Group in conjunction with the ISO/IEC Moving Picture Experts Group. This standard has been designed in order to provide improved coding efficiency and network adaptation. In this sense, H.264/AVC provides superior features when compared with its ancestors such as MPEG-2, MPEG-4 and H.263 but at the expenses of a prohibitive computational cost for real time applications. In particular, the motion estimation results to be the most intensive task in the whole encoding process, and for this reason, efficient architectures as the one presented in this paper to compute the 41 motion vectors per macroblock required by the H.264/AVC video coding standard, are needed in order to meet real conditions. This paper deals with a low cost VLSI architecture capable to obtain half and quarter pixel precision motion vectors, applying the correspondent techniques in order to obtain these motion vectors as demanded by the H.264/AVC standard. Techniques such as the reuse of the results obtained for smaller blocks and the possibility of avoiding the use of certain motion estimation modes have been introduced in order to obtain a flexible low-power hardware solution. As a result, the proposed architecture has been synthesized and generated to a commercial FPGA device, producing a fully functional embedded prototype capable of processing up to QCIF images at 30 fps with low area occupation.
© (2005) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
S. Lopez, F. Tobajas, A. Villar, J. Bienes, V. de Armas, G. M. Callico, J. F. Lopez, and R. Sarmiento "A quarter pixel precision motion estimation architecture for H.264/AVC video coding", Proc. SPIE 5837, VLSI Circuits and Systems II, (30 June 2005); https://doi.org/10.1117/12.608240
Lens.org Logo
CITATIONS
Cited by 1 scholarly publication.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Motion estimation

Computer architecture

Multiplexers

Video coding

Autoregressive models

Distortion

Signal processing

RELATED CONTENT

Huffman coding in advanced audio coding standard
Proceedings of SPIE (October 15 2012)
A hardware architecture of skip/direct mode for AVS3
Proceedings of SPIE (October 12 2022)
Enhanced SAD reuse fast motion estimation
Proceedings of SPIE (January 29 2007)
Motion information scalability for SNR scalability
Proceedings of SPIE (June 24 2005)

Back to Top