1 October 1992 High-speed hardware architecture for high-definition videotex system
Mitsuru Maruyama, Hiroaki Sakamoto, Yutaka Ishibashi, Kazutoshi Nishimura
Author Affiliations +
Abstract
A high-speed hardware architecture for an experimental high-definition videotex system for a broadband integrated services digital network is introduced. The key technologies required are high-speed protocol processing, high-speed data transfer, and high-speed picture readout from disks. High-speed protocol processing using a newly developed virtual memory copy, content rearrangement memory, two-bus architecture, and simultaneous editing and analyzing allows a requested 6-MB picture to be displayed within 3 s.
Mitsuru Maruyama, Hiroaki Sakamoto, Yutaka Ishibashi, and Kazutoshi Nishimura "High-speed hardware architecture for high-definition videotex system," Journal of Electronic Imaging 1(4), (1 October 1992). https://doi.org/10.1117/12.60922
Published: 1 October 1992
Lens.org Logo
CITATIONS
Cited by 3 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Data communications

Control systems

Data storage

Telecommunications

Very large scale integration

Vestigial sideband modulation

Broadband telecommunications

RELATED CONTENT


Back to Top