Paper
13 September 1989 Novel CCD Image Processor For Z-Plane Architecture
S. E. Kemeny, E.S. Eid, E. R. Fossum
Author Affiliations +
Abstract
The use of charge-coupled device (CCD) circuits in Z-plane architectures for focal-plane image processing is discussed. The low-power, compact layout nature of CCDs makes them attractive for Z-plane application. Three application areas are addressed; non-uniformity compensation using CCD MDAC circuits, neighborhood image processing functions implemented with CCD circuits, and the use of CCDs for buffering multiple image frames. Such buffering enables spatial-temporal image transformation for lossless compression.
© (1989) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
S. E. Kemeny, E.S. Eid, and E. R. Fossum "Novel CCD Image Processor For Z-Plane Architecture", Proc. SPIE 1097, Materials, Devices, Techniques, and Applications for Z-Plane Focal Plane Array, (13 September 1989); https://doi.org/10.1117/12.960372
Lens.org Logo
CITATIONS
Cited by 3 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Charge-coupled devices

Image processing

Analog electronics

Image compression

Staring arrays

Sensors

Imaging systems

RELATED CONTENT


Back to Top