Paper
24 November 2009 Interline transfer area CCD imaging system with FPGA for real-time processing
Feng Ran, Hui Yang
Author Affiliations +
Abstract
The paper presents the hardware and software design of an area CCD imaging system with FPGA for real-time processing, which can be used in image capture system. The interline transfer area CCD uses ICX424AQ from Sony Company. The paper makes a detailed analysis on the structure parameters of ICX424AQ and the image capture principle. On this basis, the design realizes the CCD control sequence and the timing logic of the whole capture system. The area CCD image sensor is covered by Bayer color filter array (CFA). Each pixel has only one component of three primary colors. In order to obtain full chromaticity at every pixel, the paper adopts an improved bilinear interpolation algorithm. The CCD is working under progressive scan mode. All pixel signals are read out continuously at the exposing time of 0.32ms. The whole system is controlled by FPGA, the pixel data transmits by transmitting chip SiI1162. At last, the design realizes the real-time display on TFT-LCD.
© (2009) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Feng Ran and Hui Yang "Interline transfer area CCD imaging system with FPGA for real-time processing", Proc. SPIE 7513, 2009 International Conference on Optical Instruments and Technology: Optoelectronic Imaging and Process Technology, 75130Y (24 November 2009); https://doi.org/10.1117/12.837019
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Charge-coupled devices

Field programmable gate arrays

Clocks

Imaging systems

Image processing

CCD image sensors

Optical filters

Back to Top