KEYWORDS: Clocks, Receivers, Digital signal processing, Field programmable gate arrays, Transmitters, Modulation, Mechanics, Data communications, Telecommunications, Phase shift keying
Timing synchronization is critical in digital demodulation systems such as intradyne optical receivers. In this paper, a novel timing recovery method for all-digital coherent receivers is proposed. With the help of a parallel architecture, the new method can be implemented on ASIC or FPGA platform, especially when the symbol rate is much higher than the clock rate of FPGAs. Through adjusting the frame structure in the parallel interpolator, the receiver synchronizes its symbol rate with the transmitter. Different from existing parallel timing recovery methods, the proposed method does not adjust the period between adjacent frames of samples, which can be beneficial to the subsequent processing in hardware. The performance is tested by simulation in QPSK modulation. Under relative clock offset between ±50 ppm and jitter noise with 0.3% standard deviation, the proposed method shows almost no degradation compared with its serial equivalent. Combined with different timing error detection algorithms, this method can be used in kinds of modulation formats like MPSK and QAM.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.